Quick Summary
We are at a pivotal moment where technology is rapidly evolving, and we have some exciting opportunities within our MCU organization that place us right at the center of this transformation.
Define and implement RTL architecture for complex SoCs, selecting appropriate coding styles, clocking strategies, and low‑power techniques.
We are at a pivotal moment where technology is rapidly evolving, and we have some exciting opportunities within our MCU organization that place us right at the center of this transformation.
Our current work is focused on developing solutions for high-growth markets such as AI-driven data centers and emerging domains like humanoid systems. These areas are shaping the future of computing, automation, and intelligent systems, and offer a unique chance to work on cutting-edge technologies with real-world impact.
If you are passionate about solving complex technical challenges and want to contribute to innovations in these fast-growing segments, I encourage you to come forward and apply. This is an opportunity to be part of a journey that is not only technically rewarding but also strategically significant.
Looking forward to seeing many of you take this step
Requirements
~1 min read- B.S. (or M.S.) in Electrical/Electronics/Computer Engineering or related discipline.
- 5 + years of hands‑on RTL design experience on high‑performance SoCs, preferably MCUs or wireless connectivity devices.
- Strong proficiency in SystemVerilog or VHDL; demonstrated ability to write clean, synthesizable, and testable RTL.
- Deep understanding of digital design fundamentals: pipelining, state‑machine design, bus protocols (AHB/APB/AXI), FIFO, arbitration, and clock domain crossing.
- Experience with synthesis tools (DC, Design Compiler, Innovus) and static timing analysis; ability to meet tight performance and power targets.
- Proven track record in low‑power RTL techniques (clock gating, power‑domain isolation, dynamic voltage/frequency scaling).
- Familiarity with verification flow (UVM, simulation, coverage) to effectively collaborate with DV teams.
- Advanced scripting/automation skills (tcl, perl, python, Bash) for flow automation and CI/CD pipelines.
- Excellent written and verbal communication; strong stakeholder‑management skills across global functional teams.
- Demonstrated ability to lead design efforts, meet aggressive schedule milestones, and mentor junior engineers.
Requirements
~1 min read- Define and implement RTL architecture for complex SoCs, selecting appropriate coding styles, clocking strategies, and low‑power techniques.
- Develop and maintain synthesizable SystemVerilog/VHDL code for digital blocks (core, peripherals, interfaces, DMA, etc.).
- Create and own RTL simulation and synthesis testbenches, running regression to verify functional correctness and timing closure.
- Collaborate with verification engineers to ensure comprehensive test coverage, resolve RTL bugs, and support pre‑silicon validation.
- Perform timing analysis, constraint development (SDC), and STA, iterating on RTL to meet clock‑frequency, setup/hold, and power budgets.
- Lead power‑aware design techniques (clock gating, power domains, voltage scaling) and ensure compliance with low‑power specifications.
- Participate in design reviews, providing clear documentation of design decisions, trade‑offs, and risk assessments.
- Drive RTL quality improvement by establishing coding guidelines, linting policies, and best‑practice checklists.
- Mentor junior RTL designers, fostering a culture of code quality, continuous learning, and knowledge sharing.
- Work with the EDA team to evaluate and integrate new synthesis, place‑and‑route, and static timing tools, improving flow efficiency.
- Support post‑silicon bring‑up and bring‑down activities, assisting software/ROM teams with RTL‑related debug and performance tuning.
Location & Eligibility
Listing Details
- Posted
- May 7, 2026
- First seen
- May 7, 2026
- Last seen
- May 8, 2026
Posting Health
- Days active
- 0
- Repost count
- 0
- Trust Level
- 51%
- Scored at
- May 7, 2026
Signal breakdown
Please let 118-WW TMG MFG OPS know you found this job on Jobera.
4 other jobs at 118-WW TMG MFG OPS
View all →Explore open roles at 118-WW TMG MFG OPS.
Similar Engineer jobs
View all →Browse Similar Jobs
Stay ahead of the market
Get the latest job openings, salary trends, and hiring insights delivered to your inbox every week.
No spam. Unsubscribe at any time.