Senior Digital Design Engineer (AI Fabric)
Quick Summary
Bachelor’s degree in ele
Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.
Responsibilities
~1 min read- →Own the RTL implementation of complex digital designs from micro-architecture through sign-off.
- →Collaborate with verification teams to review test plans and debug issues.
- →Support efforts to achieve timing closure and implement Design-for-Test (DFT) features.
- →Scripting and automation for ASIC methodology improvement.
- →Accountable for quality and overall design success with the support of senior engineers.
Requirements
~1 min read- Bachelor’s degree in electrical engineering or equivalent
- 3-8 years of experience developing SoC/silicon products in Server, Storage, and/or Networking markets
- Expertise in RTL coding with SystemVerilog and synthesis with Synopsys or Cadence.
- Track record of delivering high quality digital designs from definition to production.
- Experience with functional and formal verification at block and chip level.
- Understanding of clocking, CDC and RDC
- Experience with CMOS nodes (≤7nm)
- Familiarity with high-speed protocols—PCIe, Ethernet, DDR, or similar
- Experience with IP development and integration
- Proven SystemVerilog and Python expertise in a production environment
- Familiarity with Synopsys and/or Cadence digital design flows
- Basic understanding of UVM-based verification methodologies
- Strong eagerness to learn and grow with the ability to balance multiple priorities in a dynamic environment
- Good communication and collaboration skills; comfortable working cross-functionally with global teams
- Self-directed learner who adapts quickly to changing requirements
- Customer-focused mindset with the ability to prioritize and work independently to deliver high quality designs.
Requirements
~1 min read- Experience with embedded firmware development or standard embedded processor subsystems (RISC-V, Arm, etc.) is a plus
- Familiarity with design methodology, CAD automation, or design infrastructure that have improved team productivity or design quality is a plus
Base salary range is $160,000 USD-$195,000 USD, and will be determined based on the candidate's capabilities and employees in similar positions.
We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.
Listing Details
- Posted
- April 5, 2026
- First seen
- March 26, 2026
- Last seen
- April 12, 2026
Posting Health
- Days active
- 16
- Repost count
- 0
- Trust Level
- 50%
- Scored at
- April 12, 2026
Signal breakdown
Please let Asteralabs know you found this job on Jobera.
4 other jobs at Asteralabs
View all →Explore open roles at Asteralabs.
Similar Senior Digital Design Engineer (AI Fabric) jobs
Stay ahead of the market
Get the latest job openings, salary trends, and hiring insights delivered to your inbox every week.
No spam. Unsubscribe at any time.